![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 156](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827156.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
156 of 1441
NXP Semiconductors
UM10503
Chapter 11: LPC43xx/LPC43Sxx Configuration Registers (CREG)
Table 113. USB1 frame length adjust register (USB1FLADJ, address 0x4004 3600) bit
description
Bit
Symbol
Description
Reset
value
Access
5:0
FLTV
Frame length timing value
The frame length is given in the number of high-speed bit
times in decimal format. Each decimal value change to this
register corresponds to 16 high-speed bit times. The SOF
cycle time (number of SOF counter clock periods to
generate a SOF micro-frame length) is equal to 59488 +
value in this field. The default value is decimal 32 (0x20),
which results in a SOF cycle time of 60000.
0x00 = 59488 (= 59488 + 0 x 16)
0x01 = 59504 (= 59488 + 1 x 16)
0x02 = 59520 (= 59488 + 2 x 16)
...
0x1F = 59984 (= 59488 + 31 x 16)
0x20 = 60000 (= 59488 + 32 x 16)
...
0x3E = 60480 (= 59488 + 62 x 16)
0x3F = 60496 (= 59488 + 63 x 16)
0x20
R/W
31:6
-
Reserved
-
-