![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1349](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271349.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1349 of 1441
NXP Semiconductors
UM10503
Chapter 48: 12-bit ADC (ADCHS)
48.6.16 Interrupt 0 clear mask register
This register clears the interrupt 0 bit mask fields.
48.6.17 Interrupt 0 set mask register
This register sets the interrupt 0 bit mask fields.
48.6.18 Interrupt 0 enable register
This register contains the interrupt 0 bit mask fields.
48.6.19 Interrupt 0 status register
This register contains the interrupt 0 status bit fields.
24
RESET_TIMER
1: reset descriptor timer.
0x0
30:25 -
Reserved
0x0
31
UPDATE_TABLE
1: Update table with all 8 descriptors of this table.
Descriptors of this table that are written without this bit set
are not updated until any descriptor of this table is written
with this bit set.
This field is write only. A read returns 0x0.
0x0
Table 1138.Descriptor table 1 registers (DESCRIPTOR1_[0:7], address 0x400F 0320
(DESCRIPTOR1_0) to 0x400F 033C (DESCRIPTOR1_7)) bit description
Bit
Symbol
Description
Reset
value
Table 1139.Interrupt 0 clear mask register (CLR_EN0, address 0x400F 0F00) bit description
Bit
Symbol
Description
Reset
value
6:0
CEN0
Interrupt clear enable
0x00
31:7
-
Reserved
-
Table 1140.Interrupt 0 set mask register (SET_EN0, address 0x400F 0F04) bit description
Bit
Symbol
Description
Reset
value
6:0
SEN0
Interrupt set enable
0x00
31:7
-
Reserved
-
Table 1141.Interrupt 0 enable register (MASK0, address 0x400F 0F08) bit description
Bit
Symbol
Description
Reset value
6:0
M0
Interrupt enable
0x00
31:7
-
Reserved
-