![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 232](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827232.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
232 of 1441
NXP Semiconductors
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
Table 173. Reset control register 1 (RESET_CTRL1, address 0x4005 3104) bit description
Bit
Symbol
Description
Reset
value
Access
0
TIMER0_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
1
TIMER1_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
2
TIMER2_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
3
TIMER3_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
4
RITIMER_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
5
SCT_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
6
MOTOCONPWM_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
7
QEI_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
8
ADC0_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
9
ADC1_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
10
DAC_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
11
-
Reserved
-
-
12
UART0_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
13
UART1_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
14
UART2_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
15
UART3_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
16
I2C0_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
17
I2C1_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
18
SSP0_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
19
SSP1_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
20
I2S_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
21
SPIFI_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
22
CAN1_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W