![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 405](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827405.webp)
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
UM10
503
Al
l i
n
for
m
at
ion
pr
ovi
ded
in
this
do
cum
ent i
s
sub
jec
t to
leg
a
l d
is
c
la
im
er
s.
©
NXP
B.V
. 2015.
Al
l r
ig
h
ts
r
e
s
e
rv
ed.
User m
anu
al
Rev
.
2.1 — 10 D
ecemb
er 2015
405 of
1441
N
X
P Semi
conductor
s
UM10503
Chap
te
r
1
7
: L
P
C4
3xx
/LPC4
3
Sxx
Sy
st
em Co
ntr
ol Unit (SCU)/ IO
Table 190. Pin multiplexing
Pin
FUNC0
FUNC1
FUNC2
FUNC3
FUNC4
FUNC5
FUNC6
FUNC7
ANALOG
SEL
P0_0
GPIO0[0]
SSP1_MISO
ENET_RXD1
SGPIO0
R
R
I2S0_TX_WS
I2S1_TX_WS
P0_1
GPIO0[1]
SSP1_MOSI
ENET_COL
SGPIO1
R
R
ENET_TX_EN
I2S1_TX_SD
A
P1_0
GPIO0[4]
CTIN_3
EMC_A5
R
R
SSP0_SSEL
SGPIO7
R
P1_1
GPIO0[8]
CTOUT_7
EMC_A6
SGPIO8
R
SSP0_MISO
R
R
P1_2
GPIO0[9]
CTOUT_6
EMC_A7
SGPIO9
R
SSP0_MOSI
R
R
P1_3
GPIO0[10]
CTOUT_8
SGPIO10
EMC_OE
USB0_IND1
SSP1_MISO
R
SD_RST
P1_4
GPIO0[11]
CTOUT_9
SGPIO11
EMC_BLS0
USB0_IND0
SSP1_MOSI
R
SD_VOLT1
P1_5
GPIO1[8]
CTOUT_10
R
EMC_CS0
USB0_PWR
_FAULT
SSP1_SSEL
SGPIO15
SD_POW
P1_6
GPIO1[9]
CTIN_5
R
EMC_WE
R
R
SGPIO14
SD_CMD
P1_7
GPIO1[0]
U1_DSR
CTOUT_13
EMC_D0
USB0_PPW
R
R
R
R
P1_8
GPIO1[1]
U1_DTR
CTOUT_12
EMC_D1
R
R
R
SD_VOLT0
P1_9
GPIO1[2]
U1_RTS
CTOUT_11
EMC_D2
R
R
R
SD_DAT0
P1_10
GPIO1[3]
U1_RI
CTOUT_14
EMC_D3
R
R
R
SD_DAT1
P1_11
GPIO1[4]
U1_CTS
CTOUT_15
EMC_D4
R
R
R
SD_DAT2
P1_12
GPIO1[5]
U1_DCD
R
EMC_D5
T0_CAP1
R
SGPIO8
SD_DAT3
P1_13
GPIO1[6]
U1_TXD
R
EMC_D6
T0_CAP0
R
SGPIO9
SD_CD
P1_14
GPIO1[7]
U1_RXD
R
EMC_D7
T0_MAT2
R
SGPIO10
R
P1_15
GPIO0[2]
U2_TXD
SGPIO2
ENET_RXD0
T0_MAT1
R
R
R
P1_16
GPIO0[3]
U2_RXD
SGPIO3
ENET_CRS
T0_MAT0
R
R
ENET_RX_D
V
P1_17
GPIO0[12]
U2_UCLK
R
ENET_MDIO
T0_CAP3
CAN1_TD
SGPIO11
R
P1_18
GPIO0[13]
U2_DIR
R
ENET_TXD0
T0_MAT3
CAN1_RD
SGPIO12
R
P1_19
ENET_TX_CLK
(ENET_REF_
CLK)
SSP1_SCK
R
R
CLKOUT
R
I2S0_RX_MCL
K
I2S1_TX_SC
K
P1_20
GPIO0[15]
SSP1_SSEL
R
ENET_TXD1
T0_CAP2
R
SGPIO13
R
P2_0
SGPIO4
U0_TXD
EMC_A13
USB0_PPWR
GPIO5[0]
R
T3_CAP0
ENET_MDC