![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 10](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827010.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
10 of 1441
NXP Semiconductors
UM10503
Chapter :
Modifications:
•
ETM time stamping feature not implemented.
•
Bit 0 in the RGU RESET_STATUS0 register changed to reserved. Section “Determine the cause of a
core reset” added.
•
Micron part N25Q256 removed from the list of devices supported by the SPIFI boot ROM driver and
API. (See Table “QSPI devices not supported by the boot code”.)
•
Part S25FL129P0XNFI01 added to the list of devices supported by the SPIFI boot ROM driver.
•
SGPIO register descriptions for CTRL_ENABLED and CTRL_DISABLED registers updated.
•
Section “Dynamic Memory Refresh Timer register” register description updated.
•
Description of the Motor control PWM INVDC bit updated in Table “MCPWM Control read address
(CON - 0x400A 0000) bit description”.
•
Description of the Alarm timer PRESETVAL bit updated in Table “Preset value register (PRESET -
0x4004 0004) bit description”.
•
Description of ADC pins on digital/analog input pins changed. Each input to the ADC is connected to
ADC0 and ADC1.
•
Description of extra status bits added to Table “DMA Status register (DMA_STAT, address 0x4001
1014) bit description”.
•
Use of lower SPIFI memory clarified in Table “SPIFI flash memory map”.
•
Description of DAC DMA_ENA bit clarified in Table “D/A Control register (CTRL - address
0x400E 1004) bit description”.
•
Pseudo-code for PLL registers updated by code snippets from LPC43xx sample code.
•
Reset delay clock cycles explained in Section “RGU reset control register”.
1.4
20120903
LPC43xx user manual.
Modifications:
•
SSP0 boot pin functions corrected. Pin P3_3 = SSP0_SCK, pin P3_6 = SSP0_SSEL, pin P3_7 =
SSP0_MISO, pin P3_8 = SSP0_MOSI.
•
CLKMODE3 removed from the SCT. Bit value CLKMODE = 0x3 changed to reserved “SCT
configuration register (CONFIG - address 0x4000 0000) bit description”.
•
SWD mode removed for ARM Cortex-M0.
•
Details for GIMA clock synchronization added.
•
RESET_EXT_STATUS0 register removed.
•
Reset value of BASE_SAFE_CLK register changed to R (read-only).
•
Reset delay values corrected in Figure “RGU Reset structure”.
•
RGU reset values corrected in Table “Register overview: RGU (base address: 0x4005 3000)”.
•
Editorial updates in Chapter “LPC43xx Serial GPIO (SGPIO)”.
•
POR reset value of the event router STATUS register corrected.
•
USB boot mode updated: 12 MHz external crystal required.
•
IAP invoke call entry pointer clarified.
•
EMC memory data and control lines clarified for the LQFP208 package.
•
Figure updated to include boot process for AES capable parts.
•
Editorial updates.
Revision history
…continued
Rev
Date
Description