![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 137](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827137.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
137 of 1441
NXP Semiconductors
UM10503
Chapter 10: LPC43xx/LPC43Sxx Event router
10.6.7 Clear event status register
The CLR_STAT register clears the corresponding bit in the STATUS register.
15
QEI_EN
A 1 in this bit shows that the QEI event has been enabled. This
event wakes up the chip and contributes to the event router
interrupt when bit 0 = 1 in the STATUS register.
0
16
TIM14_EN
A 1 in this bit shows that the TIM14 event has been enabled.
This event wakes up the chip and contributes to the event
router interrupt when bit 0 = 1 in the STATUS register.
0
18:17
-
Reserved
-
19
RESET_EN
A 1 in this bit shows that the RESET event has been enabled.
This event wakes up the chip and contributes to the event
router interrupt when bit 0 = 1 in the STATUS register.
0
20
BODRESET_E
N
A 1 in this bit indicates that the BOD RESET event has been
enabled. This event wakes up the chip and contributes to the
event router interrupt when bit 0 = 1 in the STATUS register.
0
21
DPDRESET_E
N
A 1 in this bit indicates that the deep power-down RESET
event has been enabled. This event wakes up the chip and
contributes to the event router interrupt when bit 0 = 1 in the
STATUS register.
0
31:22
-
Reserved.
-
Table 92.
Event enable register (ENABLE, address 0x4004 4FE4) bit description
Bit
Symbol
Description
Reset
value
Table 93.
Clear event status register (CLR_STAT, address 0x4004 4FE8) bit description
Bit
Symbol
Description
Reset
value
0
WAKEUP0_CLRST
Writing a 1 to this bit clears the STATUS event bit 0 in
the STATUS register.
-
1
WAKEUP1_CLRST
Writing a 1 to this bit clears the STATUS event bit 1 in
the STATUS register.
-
2
WAKEUP2_CLRST
Writing a 1 to this bit clears the STATUS event bit 2 in
the STATUS register.
-
3
WAKEUP3_CLRST
Writing a 1 to this bit clears the STATUS event bit 3 in
the STATUS register.
-
4
ATIMER_CLRST
Writing a 1 to this bit clears the STATUS event bit 4 in
the STATUS register.
-
5
RTC_CLRST
Writing a 1 to this bit clears the STATUS event bit 5 in
the STATUS register.
-
6
BOD_CLRST
Writing a 1 to this bit clears the STATUS event bit 6 in
the STATUS register.
-
7
WWDT_CLRST
Writing a 1 to this bit clears the STATUS event bit 7 in
the STATUS register.
-
8
ETH_CLRST
Writing a 1 to this bit clears the STATUS event bit 8 in
the STATUS register.
-
9
USB0_CLRST
Writing a 1 to this bit clears the STATUS event bit 9 in
the STATUS register.
-
10
USB1_CLRST
Writing a 1 to this bit clears the STATUS event bit 10 in
the STATUS register.
-