![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 244](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827244.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
244 of 1441
NXP Semiconductors
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
15.4.4 Reset external status registers
The external status registers indicate which input to the reset generator caused the reset
output to go active. Any bit set to 1 in the Reset external status register should be cleared
to 0 after a read operation to allow the detection of the next reset.
18
SSP0_RST
Current status of the SSP0_RST
0 = Reset asserted
1 = No reset
1
R
19
SSP1_RST
Current status of the SSP1_RST
0 = Reset asserted
1 = No reset
1
R
20
I2S_RST
Current status of the I2S_RST
0 = Reset asserted
1 = No reset
1
R
21
SPIFI_RST
Current status of the SPIFI_RST
0 = Reset asserted
1 = No reset
1
R
22
CAN1_RST
Current status of the CAN1_RST
0 = Reset asserted
1 = No reset
1
R
23
CAN0_RST
Current status of the CAN0_RST
0 = Reset asserted
1 = No reset
1
R
24
M0APP_RST
Current status of the M0APP_RST
0 = Reset asserted
1 = No reset
0
R
25
SGPIO_RST
Current status of the SGPIO_RST
0 = Reset asserted
1 = No reset
1
R
26
SPI_RST
Current status of the SPI_RST
0 = Reset asserted
1 = No reset
1
R
27
-
Reserved.
-
-
28
ADCHS_RST
Current status of the ADCHS_RST
0 = Reset asserted
1 = No reset
1
R
29
-
Reserved.
-
-
30
-
Reserved.
-
-
31
-
Reserved.
-
-
Table 179. Reset active status register 1 (RESET_ACTIVE_STATUS1, address 0x4005 3154)
bit description
…continued
Bit
Symbol
Description
Reset
value
Access