![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 492](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827492.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
492 of 1441
NXP Semiconductors
UM10503
Chapter 20: LPC43xx/LPC43Sxx Serial GPIO (SGPIO)
20.6.19 Shift clock interrupt set mask register
This register masks the shift clock interrupt of a slice.
20.6.20 Shift clock interrupt enable register
This register indicates whether the shift clock interrupt of a slice is enabled.
20.6.21 Shift clock interrupt status register
This register indicates the shift clock interrupt status of a slice.
20.6.22 Shift clock interrupt clear status register
This register clears the shift clock interrupt of a slice.
Table 293. Shift clock interrupt clear mask register (CLR_EN_0, address 0x4010 1F00) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_SCI
1 = Shift clock interrupt clear mask of slice n.
0
W
31:16 -
Reserved.
-
-
Table 294. Shift clock interrupt set mask register (SET_EN_0, address 0x4010 1F04) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_SCI
1 = Shift clock interrupt set mask of slice n.
0
W
31:16 -
Reserved.
-
-
Table 295. Shift clock interrupt enable register (ENABLE_0, address 0x4010 1F08) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
ENABLE_SCI
1 = Shift clock interrupt enable of slice n.
0
R
31:16 -
Reserved.
-
-
Table 296. Shift clock interrupt status register (STATUS_0, address 0x4010 1F0C) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
STATUS_SCI
Shift clock interrupt status of slice n.
0
R
31:16 -
Reserved.
-
-
Table 297. Shift clock interrupt clear status register (CLR_STATUS_0, address 0x4010 1F10)
bit description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_STATUS_SCI
Shift clock interrupt clear status of slice n.
0
W
31:16 -
Reserved.
-
-