![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 1399](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_17218271399.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
1399 of 1441
NXP Semiconductors
UM10503
Chapter 54: Supplementary information
Table 268. GPIO port toggle register (NOT, addresses
Table 269. Pin interrupt registers for edge- and
level-sensitive pins . . . . . . . . . . . . . . . . . . . .474
Table 270. SGPIO clocking and power control . . . . . . . .476
Table 271. SGPIO pin description . . . . . . . . . . . . . . . . . .479
Table 272. Register overview: SGPIO (base address 0x4010
1000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .480
Table 273. Pin multiplexer configuration registers
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .482
Table 274. Output pin multiplexing . . . . . . . . . . . . . . . . .482
Table 275. Output enable control . . . . . . . . . . . . . . . . . .483
Table 276. SGPIO multiplexer configuration registers
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .484
Table 277. SGPIO multiplexer . . . . . . . . . . . . . . . . . . . . .486
Table 278. Slice multiplexer configuration registers
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .487
Table 279. Slice data registers (REG[0:15], addresses
Table 280. Slice data shadow registers (REG_SS[0:15],
addresses 0x4010 1100 (REG_SS0) to 0x4010
113C (REG_SS15)) bit description . . . . . . . .488
Table 281. Reload registers (PRESET[0:15], addresses
0x4010 1140 (PRESET0) to 0x4010 117C
(PRESET15)) bit description . . . . . . . . . . . . .488
Table 282. Down counter registers (COUNT[0:15],
addresses 0x4010 1180 (COUNT0) to 0x4010
11BC (COUNT15)) bit description . . . . . . . . .489
Table 283. Position registers (POS[0:15], addresses 0x4010
Table 284. Slice A mask register (MASK_A, address 0x4010
1200) bit description . . . . . . . . . . . . . . . . . . .489
Table 285. Slice H mask register (MASK_H, address 0x4010
1204) bit description . . . . . . . . . . . . . . . . . . .489
Table 286. Slice I mask register (MASK_I, address 0x4010
1208) bit description . . . . . . . . . . . . . . . . . . .490
Table 287. Slice P mask register (MASK_P, address 0x4010
120C) bit description . . . . . . . . . . . . . . . . . . .490
Table 288. GPIO input status register (GPIO_INREG,
address 0x4010 1210) bit description . . . . . .490
Table 289. GPIO output control register (GPIO_OUTREG,
address 0x4010 1214) bit description . . . . . .490
Table 290. GPIO output enable register (GPIO_OENREG,
address 0x4010 1218) bit description . . . . . .491
Table 291. Slice count enable register (CTRL_ENABLE,
address 0x4010 121C) bit description . . . . . 491
Table 292. Slice count disable register (CTRL_DISABLE,
address 0x4010 1220) bit description . . . . . . 491
Table 293. Shift clock interrupt clear mask register
Table 294. Shift clock interrupt set mask register
Table 295. Shift clock interrupt enable register (ENABLE_0,
address 0x4010 1F08) bit description . . . . . . 492
Table 296. Shift clock interrupt status register (STATUS_0,
address 0x4010 1F0C) bit description . . . . . 492
Table 297. Shift clock interrupt clear status register
Table 298. Shift clock interrupt set status register
Table 299. Exchange clock interrupt clear mask register
Table 300. Exchange clock interrupt set mask register
Table 301. Exchange clock interrupt enable register
Table 302. Exchange clock interrupt status register
Table 303. Exchange clock interrupt clear status register
Table 304. Exchange clock interrupt set status register
Table 305. Pattern match interrupt clear mask register
Table 306. Pattern match interrupt set mask register
Table 307. Pattern match interrupt enable register
Table 308. Pattern match interrupt status register
Table 309. Pattern match interrupt clear status register
Table 310. Pattern match interrupt set status register