![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 495](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827495.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
495 of 1441
NXP Semiconductors
UM10503
Chapter 20: LPC43xx/LPC43Sxx Serial GPIO (SGPIO)
20.6.32 Pattern match interrupt enable
20.6.33 Pattern match interrupt status register
20.6.34 Pattern match interrupt clear status register
20.6.35 Pattern match interrupt set status register
20.6.36 Input interrupt clear mask register
Table 307. Pattern match interrupt enable register (ENABLE_2, address 0x4010 1F48) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
ENABLE_PMI
Match interrupt enable of slice n.
0
R
31:16 -
Reserved.
-
-
Table 308. Pattern match interrupt status register (STATUS_2, address 0x4010 1F4C) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
STATUS_PMI
Match interrupt status of slice n.
0
R
31:16 -
Reserved.
-
-
Table 309. Pattern match interrupt clear status register (CLR_STATUS_2, address 0x4010
1F50) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_STATUS_PMI Match interrupt clear status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 310. Pattern match interrupt set status register (SET_STATUS_2, address 0x4010
1F54) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_STATUS_PMI
Match interrupt set status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 311. Input interrupt clear mask register (CLR_EN_3, address 0x4010 1F60 bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_EN_INPI
1 = Input interrupt clear mask of slice n.
0
W
31:16 -
Reserved.
-
-