![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 451](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827451.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
451 of 1441
NXP Semiconductors
UM10503
Chapter 18: LPC43xx/LPC43Sxx Global Input Multiplexer Array (GIMA)
18.4.21 SCT CTIN_4 capture input multiplexer (CTIN_4_IN)
18.4.22 SCT CTIN_5 capture input multiplexer (CTIN_5_IN)
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTIN_3
0x1
USART0 TX active
0x2
I2S1_RX_MWS
0x3
I2S1_TX_MWS
31:8
-
Reserved
-
Table 230. SCT CTIN_3 capture input multiplexer (CTIN_3_IN, address 0x400C 704C) bit
description
Bit
Symbol
Value
Description
Reset value
Table 231. SCT CTIN_4 capture input multiplexer (CTIN_4_IN, address 0x400C 7050) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTIN_4
0x1
USART0 RX active
0x2
I2S1_RX_MWS
0x3
I2S1_TX_MWS
31:8
-
Reserved
-
Table 232. SCT CTIN_5 capture input multiplexer (CTIN_5_IN, address 0x400C 7054) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.