![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 119](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827119.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
119 of 1441
NXP Semiconductors
UM10503
Chapter 9: LPC43xx/LPC43Sxx Nested Vectored Interrupt Controller
9.6.3 Interrupt sources for the Cortex-M0SUB subsystem
28
44
0xB0
M0_I2S0_OR_I2S1_QEI I2S0 OR I2S1 OR QEI interrupt
29
45
0xB4
M0_C_CAN0
-
30
46
0xB8
M0_SPIFI_OR_ADCHS
SPIFI OR ADCHS interrupt
31
47
0xBC
M0_M0SUB
M0SUB core
Table 79.
Connection of interrupt sources to the Cortex-M0APP NVIC
Interrupt
ID
Exception
Number
Vector
Offset
Function
Flag(s)
Table 80.
Connection of interrupt sources to the Cortex-M0SUB subsystem NVIC
Interrupt
ID
Exception
Number
Vector
Offset
Function
Flag(s)
0
16
0x40
M0S_DAC
-
1
17
0x44
M0S_M4CORE
Interrupt from the M4 core
2
18
0x48
M0S_DMA
-
3
19
0x4C
-
Reserved
4
20
0x50
M0S_SGPIO_INPUT
SGPIO input bit match
5
21
0x54
M0S_SGPIO_MATCH
SGPIO pattern match
6
22
0x58
M0S_SGPIO_SHIFT
SGPIO shift clock
7
23
0x5C
M0S_SGPIO_POS
SGPIO capture clock
8
24
0x60
M0S_USB0
OTG interrupt
9
25
0x64
M0S_USB1
-
10
26
0x68
M0S_SCT
SCTimer/PWM combined interrupt
11
27
0x6C
M0S_RITIMER
RI timer interrupt
12
28
0x70
M0S_GINT1
GPIO global interrupt 1
13
29
0x74
M0S_TIMER1
-
14
30
0x78
M0S_TIMER2
-
15
31
0x7C
M0S_PIN_INT5
GPIO pin interrupt 5
16
32
0x80
M0S_MCPWM
Motor control PWM
17
33
0x84
M0S_ADC0
-
18
34
0x88
M0S_I2C0
-
19
35
0x8C
M0S_I2C1
-
20
36
0x90
M0S_SPI
SPI interrupt
21
37
0x94
M0S_ADC1
-
22
38
0x98
M0S_SSP0_OR_SSP1
SSP0 interrupt ORed with SSP1
interrupt
23
39
0x9C
M0S_EVENTROUTER
Event router
24
40
0xA0
M0S_USART0
-
25
41
0xA4
M0S_UART1
Modem/UART1 interrupt
26
42
0xA8
MS0_USART2_OR_
C_CAN1
USART2 interrupt ORed with
C_CAN1 interrupt
27
43
0xAC
M0S_USART3
-
28
44
0xB0
M0S_I2S0_OR_I2S1_
OR_QEI
I2S0 OR I2S1 OR QEI interrupt