![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 227](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827227.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
227 of 1441
NXP Semiconductors
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
[2]
The CREG0 register maintains its value during reset for partial resets.
15.4 Register overview
Fig 42. RGU Reset structure
delay=3
delay=5
delay=5
delay=3
no sw
delay=3
no sw
m4,usb,lcd,etc...
spi,etc ....
delay=2
delay=2
TRSTn
TRSTn_loc
RESET
POR
BOD reset
WWDT reset
WWDT_RST
CREG_RST
PERIPH_RST
PERIPH_RST
MASTER_RST
MASTER_RST
PMC reset
CORE_RST
CORE_RST
Table 171. Register overview: RGU (base address: 0x4005 3000)
Name
Access
Address
offset
Description
Reset value
Reference
RESET_CTRL0
W
0x100
Reset control register 0
-
RESET_CTRL1
W
0x104
Reset control register 1
-
RESET_STATUS0
R/W
0x110
Reset status register 0
RESET_STATUS1
R/W
0x114
Reset status register 1
RESET_STATUS2
R/W
0x118
Reset status register 2
RESET_STATUS3
R/W
0x11C
Reset status register 3
RESET_ACTIVE_STATUS0 R
0x150
Reset active status register 0
0xFFFF
EFFF
RESET_ACTIVE_STATUS1 R
0x154
Reset active status register 1
0xFEFF
FFFF
-
R/W
0x400
Reserved
-
-
RESET_EXT_STAT1
R/W
0x404
Reset external status register 1 for
PERIPH_RST
0x0
RESET_EXT_STAT2
R/W
0x408
Reset external status register 2 for
MASTER_RST
0x4
-
-
0x40C
Reserved
-
-