UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
240 of 1441
NXP Semiconductors
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
15.4.3 RGU reset active status register
The reset active status register shows the current value of the reset outputs of the RGU.
Note that the resets are active LOW.
17:16
M0APP_RST
Status of the M0APP_RST reset generator output
00 = No reset activated
01 = Reset output activated by input to the reset generator
10 = Reserved
11 = Reset output activated by software write to RESET_CTRL register
11
R/W
19:18
SGPIO_RST
Status of the SGPIO_RST reset generator output
00 = No reset activated
01 = Reset output activated by input to the reset generator
10 = Reserved
11 = Reset output activated by software write to RESET_CTRL register
01
R/W
21:20
SPI_RST
Status of the SPI_RST reset generator output
00 = No reset activated
01 = Reset output activated by input to the reset generator
10 = Reserved
11 = Reset output activated by software write to RESET_CTRL register
01
R/W
23:22
-
Reserved
01
-
25:24
ADCHS_RST
Status of the ADCHS_RST reset generator output
00 = No reset activated
01 = Reset output activated by input to the reset generator
10 = Reserved
11 = Reset output activated by software write to RESET_CTRL register
01
R/W
27:26
-
Reserved
01
-
29:28
-
Reserved
01
-
31:30
-
Reserved
01
-
Table 177. Reset status register 3 (RESET_STATUS3, address 0x4005 311C) bit description
…continued
Bit
Symbol
Description
Reset
value
Access
Table 178. Reset active status register 0 (RESET_ACTIVE_STATUS0, address 0x4005 3150)
bit description
Bit
Symbol
Description
Reset
value
Access
0
CORE_RST
Current status of the CORE_RST
0 = Reset asserted
1 = No reset
1
R
1
PERIPH_RST
Current status of the PERIPH_RST
0 = Reset asserted
1 = No reset
1
R
2
MASTER_RST
Current status of the MASTER_RST
0 = Reset asserted
1 = No reset
1
R