![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 543](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827543.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
543 of 1441
NXP Semiconductors
UM10503
Chapter 22: LPC43xx/LPC43Sxx SD/MMC interface
22.4 General description
The SD/MMC controller interface consists of the following main functional blocks:
•
Bus Interface Unit (BIU) - Provides AHB and DMA interfaces for register and data
read/writes.
•
Card Interface Unit (CIU) - Handles the card protocols and provides clock
management.
•
Internal MCI DMA controller: AHB bus mastering DMA controller
22.5 Pin description
Fig 56. SD/MMC block diagram
Registers
FIFO
Control
DMA
Interface
Control
BIU
Clock
Control
FIFO
RAM
Interrupts
,
status
APB/AHB
Slave
Synch
roniz
e
r
Output H
o
ld Register
Card
Socket
Regulators
Power
Switches
cclk
ccmd
cdata
Write
Protect
Card
Detect
cclk_in_drv
cclk_in_sample
cclk_in
Host
Interface
Unit
SDIO
Interrupt
Control
CIU
Power,
Pullup,
Card Detect,
& Debounce
Control
Interrupt
Control
Input Sample Register
Note: The card_detect and write-protect signals are from the
SD/MMC card socket and not from the SD/MMC card.
Internal
DMA
Controller
Interface
AHB
Master
Interface
MUX/
De-Mux
Unit
Command
Control
Path
Data
Path
Control
CLK_M4_SDIO
Table 356. SD/MMC pin description
Pin function
Direction Description
SD_CLK
O
SD/SDIO/MMC clock
SD_CD
I
SDIO card detect for single slot
SD_WP
I
SDIO card write protect