![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 45](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827045.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
45 of 1441
NXP Semiconductors
UM10503
Chapter 3: LPC43xx/LPC43Sxx Memory mapping
SGPIO and APB peripherals are connected to the matrix via bridges. See also
Section 20.4.1 “SGPIO-to-AHB connection”
Fig 13. AHB multilayer matrix master and slave connections (parts with on-chip flash)
ARM
CORTEX-M4
TEST/DEBUG
INTERFACE
ARM
CORTEX-M0
APPLICATION
TEST/DEBUG
INTERFACE
ARM
CORTEX-M0
SUBSYSTEM
TEST/DEBUG
INTERFACE
DMA
ETHERNET
USB1
USB0
LCD
SD/
MMC
EXTERNAL
MEMORY
CONTROLLER
32 kB AHB SRAM
16 kB + 16 kB
AHB SRAM
64 kB ROM
32 kB LOCAL SRAM
40 kB LOCAL SRAM
System
bus
I-
code
bus
D-
code
bus
masters
slaves
slaves
0
1
AHB MULTILAYER MATRIX
= master-slave connection
AHB PERIPHERALS
REGISTER
INTERFACES
SPIFI
APB0 PERIPHERALS
APB0 PERIPHERALS
SPI
16 kB SRAM
SGPIO
BRIDGE
BRIDGE0
BRIDGE
BRIDGE
master
HIGH--
SPEED
PHY
2 kB SRAM
FPU
MPU
RTC PERIPHERALS
RTC PERIPHERALS
aaa-018974
16 kB EEPROM
256/512 kB FLASH A
256/512 kB FLASH B