![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 223](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827223.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
223 of 1441
15.1 How to read this chapter
Flash/EEPROM, Ethernet, USB0, USB1, ADCHS, and LCD related resets are not
available on all packages or parts. See
. The corresponding reset registers are
reserved.
The M0 subsystem core is only enabled on parts LPC4370/LPC43S70 and
LPC436x/LPC43S6x.
15.2 Basic configuration
15.3 General description
The RGU allows generation of independent reset signals for various blocks and
peripherals on the LPC43xx. Each reset signal is asserted by a reset generator with one
output (the reset signal) and one or more inputs, which link the reset generators together
and create a reset hierarchy.
Remark:
The ARM Cortex-M4 SYSRESETREQ triggers a peripheral reset PERIPH_RST.
UM10503
Chapter 15: LPC43xx/LPC43Sxx Reset Generation Unit (RGU)
Rev. 2.1 — 10 December 2015
User manual
Table 168. RGU clocking and power control
Base clock
Branch clock
Operating
frequency
RGU
BASE_M4_CLK
CLK_M4_BUS
up to 204 MHz
RGU delay clocks
BASE_SAFE_CLK
-
12 MHz