MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
7
Normal Mode with frequency modulation .......................................................94
Control Status Register (CMU_0_CSR) ........................................................100
Frequency Display Register (CMU_0_FDR) ................................................101
High Frequency Reference Register FMPLL_0 (CMU_0_HFREFR_A) ......101
Low Frequency Reference Register FMPLL_0 (CMU_0_LFREFR_A) .......102
Interrupt Status Register (CMU_0_ISR) ........................................................102
Measurement Duration Register (CMU_0_MDR) ........................................103
Clock Generation Module (MC_CGM)
Output Clock Division Select Register (CGM_OCDS_SC) ........................................113
System Clock Divider Configuration Register (CGM_SC_DC0) ................................114
Auxiliary Clock 0 Select Control Register (CGM_AC0_SC) ......................................115
Auxiliary Clock 0 Divider Configuration Register (CGM_AC0_DC0) ......................116
Auxiliary Clock 1 Select Control Register (CGM_AC1_SC) ......................................116
Auxiliary Clock 1 Divider Configuration Register (CGM_AC1_DC0) ......................117
Auxiliary Clock 2 Select Control Register (CGM_AC2_SC) ......................................118
Auxiliary Clock 2 Divider Configuration Register (CGM_AC2_DC0) ......................119
System Clock Generation ..............................................................................................................119
5.7.1