Chapter 4 Clock Description
MPC5602P Microcontroller Reference Manual, Rev. 4
90
Freescale Semiconductor
— Normal Mode with SSCG
— Powerdown mode
4.8.4
Memory map
shows the memory map locations. Addresses are given as offsets of the module base address.
4.8.5
Register description
The PLL operation is controlled by two registers. Those registers can only be written in supervisor mode.
4.8.5.1
Control Register (CR)
Table 4-5. FMPLL memory map
Offset from
ME_CGM_BASE
1
FMPLL_0: 0xC3FE_00A0
1
FMPLL_x are mapped through the ME_CGM Register Slot
Register
Access
Reset value
Location
0x0000
CR—Control Register
R/W
0x0080_0000
0x0004
MR—Modulation register
R/W
0x0080_0000
0x0004–0x000F
Reserved
Address: Base + 0x0000
FMPLL_0 = 0xC3FE_00A0
Access: Supervisor read/write
User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
IDF[3:0]
ODF[1:0]
0
NDIV[6:0]
W
Reset
0
0
0
0
0
1
0
1
0
1
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
en_pll
_sw
0
unlock
_once
0
i_lock s_lock pll_fail
_mask
pll_fai
l_flag
1
W
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Figure 4-7. Control Register (CR)