![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 287](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898287.webp)
Chapter 15 Error Correction Status Module (ECSM)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
287
15.4.2.8
Miscellaneous User-Defined Control Register (MUDCR)
The MUDCR provides a program-visible register for user-defined control functions. It provides
configuration control for assorted modules on the device. The contents of this register is output from the
ECSM to other modules where these user-defined control functions are implemented.
15.4.2.9
ECC registers
There are a number of program-visible registers for the sole purpose of reporting and logging of memory
failures. These registers include the following:
•
ECC Configuration Register (ECR)
•
ECC Status Register (ESR)
•
ECC Error Generation Register (EEGR)
•
Flash ECC Address Register (FEAR)
•
Flash ECC Master Number Register (FEMR)
•
Flash ECC Attributes Register (FEAT)
•
Flash ECC Data Register (FEDR)
•
RAM ECC Address Register (REAR)
•
RAM ECC Syndrome Register (RESR)
•
RAM ECC Master Number Register (REMR)
•
RAM ECC Attributes Register (REAT)
•
RAM ECC Data Register (REDR)
Address Base + 0x0024
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R MUDC
R[31]
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 15-8. Miscellaneous User-Defined Control register (MUDCR)
Table 15-9. MUDCR field descriptions
Name
Description
0
MUDCR[31]
XBAR force_round_robin bit
This bit is used to drive the force_round_robin bit of the XBAR. This forces the slaves into round robin
mode of arbitration rather than fixed mode (unless a master is using priority elevation, which forces
the design back into fixed mode regardless of this bit). By setting the hardware definition to
ENABLE_ROUND_ROBIN_RESET, this bit resets to 1.
0 XBAR is in fixed priority mode.
1 XBAR is in round robin mode.