Chapter 8 Reset Generation Module (MC_RGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
192
Freescale Semiconductor
8.4.1.1
PHASE0 Phase
This phase is entered immediately from any phase on a power-on or enabled ‘destructive’ reset event. The
reset state machine exits PHASE0 and enters PHASE1 on verification of the following:
•
all enabled ‘destructive’ resets have been processed
•
all processes that need to be done in PHASE0 are completed
Figure 8-9. MC_RGM State Machine
PHASE0
PHASE1
PHASE2
PHASE3
IDLE
duration
3 16 MHz internal RC oscillator clock cycles
16 MHz IRC stable, VREG voltage okay done
duration
350 16 MHz internal RC oscillator clock cycles
duration
16 MHz internal RC oscillator clock cycles
code and data flash initialization done
duration
40
16 MHz internal RC oscillator clock cycles
power-on
or enabled
‘destructive’
reset
enabled
non-shortened
external or
‘functional’
reset
1
enabled
shortened
external or
‘functional’
reset
code and data flash initialization done
RESET_B released