![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 182](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898182.webp)
Chapter 8 Reset Generation Module (MC_RGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
182
Freescale Semiconductor
8.3.1
Register Descriptions
Unless otherwise noted, all registers may be accessed as 32-bit words, 16-bit half-words, or 8-bit bytes.
The bytes are ordered according to big endian. For example, the RGM_DES[:] register bits may be
accessed as a word at address 0xC3FE_4000, as a half-word at address 0xC3FE_4002, or as a byte at
address 0xC3FE_4004.
8.3.1.1
Functional Event Status Register (RGM_FES)
0xC3FE
_4018
RGM_
FESS
R
SS_EXR
0
0
0
0
0
SS_PLL1
S
S
_FLASH
SS_L
V
D45
SS_
C
MU0_FHL
SS_CMU0
_OL
R
SS_PLL0
SS_CHKST
OP
SS_SOFT
SS
_
C
OR
E
SS_JT
A
G
W
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
0xC3FE
_401C
RGM_
FBRE
R
BE_EXR
0
0
0
0
0
BE_PLL1
BE_FLASH
BE_L
V
D45
BE_
C
MU0_FHL
BE_CMU0
_OL
R
BE_PLL0
BE_CHKST
OP
BE_SOFT
BE_
CORE
BE_JT
A
G
W
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
0xC3FE
_4020
…
0xC3FE
_7FFC
reserved
Access: User read, Supervisor read/write, Test read/write
R
F_EXR
0
0
0
0
0
F_PL
L1
F_FLASH
F_
LV
D4
5
F_CMU0_
F
HL
F_C
M
U
0_OLR
F_PL
L0
F_CHK
S
T
O
P
F_
SO
F
T
F_CORE
F_JT
A
G
W w1c
POR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 8-2. Functional Event Status Register (RGM_FES)
Table 8-2. MC_RGM Memory Map (continued)
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c