Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
147
7.3.2.7
Debug Mode Transition Status Register (ME_DMTS)
This register provides the status of different factors which influence mode transitions. It is used to give an
indication of why a mode transition indicated by ME_GS.S_MTRANS may be taking longer than
expected.
NOTE
The ME_DMTS register does not indicate whether a mode transition is
ongoing. Therefore, some ME_DMTS bits may still be asserted after the
mode transition has completed.
S_NMA
Non-existing Mode Access status
— This bit is set whenever the target mode requested is one of
those non existing modes determined by ME_ME register. It is cleared by writing a ‘1’ to this bit.
0 Target mode requested is an existing mode
1 Target mode requested is a non-existing mode
S_SEA
SAFE
Event Active status
— This bit is set whenever the device is in SAFE mode, SAFE event bit
is pending and a new mode requested other than RESET/SAFE modes. It is cleared by writing a ‘1’
to this bit.
0 No new mode requested other than RESET/SAFE while SAFE event is pending
1 New mode requested other than RESET/SAFE while SAFE event is pending
Address
Access: User read, Supervisor read/write, Test read/write
R
PREVIOUS_MODE
0
0
0
0
MPH_B
U
SY
0
0
PMC_PR
OG
CORE_DBG
0
0
SMR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
VREG_CSRC_SC
CSRC_
CSRC_SC
16
M
H
z_I
R
C_
SC
SCSRC_SC
SYSCLK_SW
DFLASH_SC
CFLASH_SC
CDP_PR
P
H
_0_1
43
0
0
0
0
CDP_PR
P
H
_64_
95
CDP_PR
P
H
_32_
63
CDP_PRPH_
0_31
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-8. Debug Mode Transition Status Register (ME_DMTS)
Table 7-9. Invalid Mode Transition Status Register (ME_IMTS) Field Descriptions (continued)
Field
Description