![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 351](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898351.webp)
Chapter 17 Flash Memory
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
351
17.3.7.7.1
Platform Flash Configuration Register 0 (PFCR0)
The Platform Flash Configuration Register 0 (PFCR0) defines the configuration associated with Flash
memory bank0, which corresponds to the code Flash. The register is described in
.
NOTE
This register is not implemented on the data Flash block.
Address: Base + 0x001C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
BK0_APC
BK0_WWSC
BK0_RWSC
BK0_R
WWC
W
Reset
0
0
0
1
1
0
0
0
1
1
0
0
0
1
1
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
BK0_R
WW
C
0
0
0
0
0
0
0
BK0_R
WW
C
B0_P0
_
BCFG
B0_P0_DPFE
B0
_P0_IPFE
B0_
P
0_PFLM
B0_
P
0_BFE
W
Reset
1
0
0
0
0
0
0
0
1
1
1
0
1
1
0
1
Figure 17-17. Platform Flash Configuration Register 0 (PFCR0)
Table 17-20. PFCR0 field descriptions
Field
Description
0-4
BK0_APC
Bank0 Address Pipelining Control
This field controls the number of cycles between Flash array access requests. This field must be
set to a value appropriate to the operating frequency of the PFlash. Higher operating frequencies
require non-zero settings for this field for proper Flash operation. This field is set to 0b00010 by
hardware reset.
00000 Accesses may be initiated on consecutive (back-to-back) cycles.
00001 Access requests require one additional hold cycle.
00010 Access requests require two additional hold cycles.
...
11110 Access requests require 30 additional hold cycles.
11111 Access requests require 31 additional hold cycles.