Chapter 11 System Integration Unit Lite (SIUL)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
261
11.6.4.1
External interrupt management
Each interrupt can be enabled or disabled independently. This can be performed using the IRER (see
Section 11.5.2.4, “Interrupt Request Enable Register (IRER)
). A pad defined as an external interrupt can
be configured to recognize interrupts with an active rising edge, an active falling edge or both edges being
active. A setting of having both edge events disabled is reserved and should not be configured.
The active EIRQ edge is controlled through the configuration of the registers IREER and IFEER.
Each external interrupt supports an individual flag that is held in the ISR (see
). This register is a write-1-to-clear register type, preventing inadvertent
overwriting of other flags in the same register.
11.7
Pin muxing
For pin muxing, please refer to
Chapter 3, “Signal Description
of this reference manual.