Chapter 15 Error Correction Status Module (ECSM)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
283
15.4.2
Registers description
Attempted accesses to reserved addresses result in an error termination, while attempted writes to
read-only registers are ignored and do not terminate with an error. Unless noted otherwise,
writes to the
programming model must match the size of the register
, e.g., an
n
-bit register only supports
n
-bit writes,
etc. Attempted writes of a different size than the register width produce an error termination of the bus
cycle and no change to the targeted register.
15.4.2.1
Processor core type (PCT) register
The PCT is a 16-bit read-only register that specifies the architecture of the processor core in the device.
The state of this register is defined by a module input signal; it can only be read from the IPS programming
model. Any attempted write is ignored.
15.4.2.2
Revision (REV) register
The REV is a 16-bit read-only register specifying a revision number. The state of this register is defined
by an input signal; it can only be read from the IPS programming model. Any attempted write is ignored.
0x0066
REMR—RAM ECC Master register
8
0x0067
REAT—RAM ECC Attributes register
8
0x0068–0x006B
Reserved
0x006C
REDR—RAM ECC Data register
32
0x0070–0x3FFF
Reserved
Address: Base + 0x0000
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
PCT[15:0]
W
Reset
1
1
1
0
0
0
0
0
0
0
0
1
0
0
1
0
Figure 15-1. Processor core type (PCT) register
Table 15-2. PCT field descriptions
Name
Description
0-15
PCT[15:0]
Processor Core Type
0xE012 identifies the z0H Power Architecture.
Table 15-1. ECSM registers (continued)
Offset from
ECSM_BASE
0xFFF4_0000
Register
Location
Size (bits)