Chapter 15 Error Correction Status Module (ECSM)
MPC5602P Microcontroller Reference Manual, Rev. 4
298
Freescale Semiconductor
15.4.2.19 RAM ECC Master Number Register (REMR)
The REMR is an 8-bit register in which the 4-bit field REMR[0:3] is used for capturing the XBAR bus
master number of the last properly enabled ECC event in the RAM memory. Depending on the state of the
ECC Configuration Register, an ECC event in the RAM causes the address, attributes and data associated
with the access to be loaded into the REAR, RESR, REMR, REAT and REDR registers, and the
appropriate flag (R1BC or RNCE) in the ECC Status Register to be asserted.
This register can only be read from the IPS programming model; any attempted write is ignored.
15.4.2.20 RAM ECC Attributes (REAT) register
The REAT is an 8-bit register for capturing the XBAR bus master attributes of the last properly enabled
ECC event in the RAM memory. Depending on the state of the ECC Configuration Register, an ECC event
in the RAM causes the address, attributes and data associated with the access to be loaded into the REAR,
RESR, REMR, REAT and REDR registers, and the appropriate flag (R1BC or RNCE) in the ECC Status
Register to be asserted.
This register can only be read from the IPS programming model; any attempted write is ignored.
Address: Base + 0x0066
Access: User read-only
0
1
2
3
4
5
6
7
R
0
0
0
0
REMR[3:0]
W
Reset
0
0
0
0
—
—
—
—
Figure 15-18. RAM ECC Master Number register (REMR)
Table 15-20. REMR field descriptions
Name
Description
4-7
REMR[3:0]
RAM ECC Master Number Register
This 4-bit field contains the XBAR bus master number of the faulting access of the last properly
enabled RAM ECC event.
Address: Base + 0x0067
Access: User read/write
0
1
2
3
4
5
6
7
R
WRITE
SIZE[2:0]
PROTECTION[3:0]
W
Reset
—
—
—
—
—
—
—
—
Figure 15-19. RAM ECC Attributes (REAT) register
Table 15-21. REAT field descriptions
Name
Description
0
WRITE
AMBA-AHB HWRITE
0 AMBA-AHB read access
1 AMBA-AHB write access