Chapter 11 System Integration Unit Lite (SIUL)
MPC5602P Microcontroller Reference Manual, Rev. 4
248
Freescale Semiconductor
NOTE
If both the IREER.IREE and IFEER.IFEE bits are cleared for the same
interrupt source, the interrupt status flag for the corresponding external
interrupt will never be set.
11.5.2.7
Interrupt Filter Enable Register (IFER)
This register enables a digital filter counter on the corresponding interrupt pads to filter out glitches on the
inputs.
11.5.2.8
Pad Configuration Registers (PCR[0:71])
The Pad Configuration Registers allow configuration of the static electrical and functional characteristics
associated with I/O pads. Each PCR controls the characteristics of a single pad.
NOTE
16/32-bit access is supported for the PCR[0:71] registers.
Address: Base + 0x0030
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
IFE[24:16]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
IFE[15:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 11-9. Interrupt Filter Enable Register (IFER)
Table 11-9. IFER field descriptions
Field
Description
IFE
n
Enable digital glitch filter on the interrupt pad input.
0: Filter disabled
1: Filter enabled
Address: Base + 0x0040 (PCR0)
...
Base + 0x00CE (PCR71) 72 registers
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
SMC APC
0
PA[1:0]
OBE
IBE
0
0
ODE
0
0
SRC WPE WPS
W
Reset
1
1
.
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 11-10. Pad Configuration Registers 0–71 (PCR[0:71])