![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 243](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898243.webp)
Chapter 11 System Integration Unit Lite (SIUL)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
243
NOTE
A transfer error will be issued when trying to access completely reserved
register space.
11.5.2
Register description
This section describes in address order all the SIUL registers. Each description includes a standard register
diagram. Details of register bit and field function follow the register diagrams, in bit order. The numbering
convention of register is MSB = 0, however the numbering of internal field is LSB = 0, for example
PARTNUM[5] = MIDR1[10].
Figure 11-2. Key to register fields
11.5.2.1
MCU ID Register #1 (MIDR1)
This register contains the part number and the package ID of the device.
0x0C9C–0x0FFF Reserved
0x1000–0x1060
Interrupt Filter Maximum Counter registers 0–24 (IFMC[0:24])
0x1064–0x107C Reserved
0x1080
Interrupt Filter Clock Prescaler Register (IFCPR)
0x1084–0x3FFF Reserved
Always
reads 1
1
Always
reads 0
0
R/W bit
BIT
Read-
only bit
BIT
Write-
only bit
Write 1
to clear
BIT
Self-
clear bit
0
N/A
BIT
w1c
BIT
Address: Base + 0x0004
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
PARTNUM[15:0]
W
Reset
0
1
0
1
0
1
1
0
0
0
0
0
0
0
1
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R CSP
PKG[4:0]
0
0
MAJOR_MASK[3:0]
1
1
MINOR_MASK[3:0]
1
W
Reset
0
0
1
0
0
1
0
0
0
0
0
0
0
0
0
0
Figure 11-3. MCU ID Register #1 (MIDR1)
Table 11-2. SIUL memory map (continued)
Offset from
SIUL_BASE
(0xC3F9_0000)
Register
Location