Chapter 20 Deserial Serial Peripheral Interface (DSPI)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
443
20.7.2
Registers description
20.7.2.1
DSPI Module Configuration Register (DSPI
x
_MCR)
The DSPI
x
_MCR contains bits that configure attributes of the DSPI operation. The values of the HALT
and MDIS bits can be changed at any time, but their effect begins on the next frame boundary. The HALT
and MDIS bits in the DSPI
x
_MCR are the only bit values software can change while the DSPI is running.
0x0044
DSPI_TXFR2
—
DSPI transmit FIFO register 2
0x0048
DSPI_TXFR3
—
DSPI transmit FIFO register 3
0x004C
DSPI_TXFR4
—
DSPI transmit FIFO register 4
0x0050–0x007B
Reserved
0x007C
DSPI_RXFR0
—
DSPI receive FIFO register 0
0x0080
DSPI_RXFR1
—
DSPI receive FIFO register 1
0x0084
DSPI_RXFR2
—
DSPI receive FIFO register 2
0x0088
DSPI_RXFR3
—
DSPI receive FIFO register 3
0x008C
DSPI_RXFR4
—
DSPI receive FIFO register 4
0x0090–0x3FFF
Reserved
Address: Base + 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MSTR
C
O
NT_SCKE
D
C
O
N
F[
0:
1]
FRZ
MTFE
PCSSE
RO
O
E
PCSIS7
PCSIS6
PCSIS5
PCSIS4
PCSIS3
PCSIS2
PCSIS1
PCSIS0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
MDIS
DIS_TXF
DIS_RXF
CL
R_TXF
CLR
_
RXF
SMPL
_
P
T[
0:
1]
0
0
0
0
0
0
0
HALT
W
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
Figure 20-3. DSPI Module Configuration Register (DSPI
x
_MCR)
Table 20-2. DSPI memory map (continued)
Offset from
DSPI_BASE
0xFFF9_0000 (DSPI_0)
0xFFF9_4000 (DSPI_1)
0xFFF9_8000 (DSPI_2)
Register
Location