![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 607](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898607.webp)
Chapter 23 Analog-to-Digital Converter (ADC)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
607
23.4.8
Delay registers
23.4.8.1
Power-Down Exit Delay Register (PDEDR)
23.4.9
Data registers
23.4.9.1
Introduction
ADC conversion results are stored in data registers. There is one register per channel.
23.4.9.2
Channel Data Registers (CDR[0..15])
CDR[0..15] = precision channels
Each data register also gives information regarding the corresponding result as described below.
Address: Base + 0x00C8
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
PDED
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 23-21. Power-Down Exit Delay Register (PDEDR)
Table 23-20. PDEDR field descriptions
Field
Description
PDED
Delay between the power-down bit reset and the start of conversion. The delay is to allow time for the
ADC power supply to settle before commencing conversions.
The power down delay is calculated as: PDED x 1/frequency of ADC clock.