![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 703](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898703.webp)
Chapter 25 FlexPWM
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
703
Figure 25-52. Manual fault clearing (FSAFE = 0)
Figure 25-53. Manual fault clearing (FSAFE = 1)
NOTE
Fault protection also applies during software output control when the SELA
and SELB fields are set to select OUTA and OUTB bits. Fault clearing still
occurs at half PWM cycle boundaries while the PWM generator is engaged,
RUN equals one. But the OUTx bits can control the PWM pins while the
PWM generator is off, RUN equals zero. Thus, fault clearing occurs at
IPBus cycles while the PWM generator is off and at the start of PWM cycles
when the generator is engaged.
25.8.16 Fault testing
The FTEST bit simulates a fault condition on each of the fault inputs.
25.9
PWM generator loading
25.9.1
Load enable
The LDOK bit enables loading of the following PWM generator parameters:
ENABLED
FFPINx BIT
ENABLED
DISABLED
FFLAGx
CLEARED
COUNT
OUTPUTS
ENABLED
FFPINx BIT
ENABLED
DISABLED
FFLAGx
CLEARED
COUNT
OUTPUTS