Chapter 37 Document Revision History
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
941
28-Feb-2012
4
cont’d
Chapter 21, LIN Controller (LINFlex)
Figure 21-8 (LIN status register (LINSR))
: changed LINS access from read/write to write
only
Figure 21-13 (LIN output compare register (LINOCR))
: changed note from
LINTCSR[LTOM] = 1 to LINTCSR[LTOM] = 0
Updated
Section 21.7.1.17, Identifier filter enable register (IFER)
:
Figure 21-22 (Identifier filter enable register (IFER))
: changed FACT field from 8 bit to
16 bit
Updated
Table 21-23 (IFER field descriptions)
Removed “IFER[FACT] configuration“ table
Figure 21-25 (Identifier filter control register (IFCR2n))
: changed ID access from
read/write “w1c’ to read/write only in initialization mode
Figure 21-26 (Identifier filter control register ( 1))
: changed ID access from
read/write “w1c’ to read/write only in initialization mode
Added
Section 21.8.2.2.1, Data transmission (transceiver as publisher)
: changed BDAR register
with BDR register
Reworded
Section 21.8.2.3.1, Filter mode
: changed sentence “eight IFCR registers” with “sixteen
IFCR registers“
Section 21.8.2.3.2, Identifier filter mode configuration
: changed sentence “the filter must
first be deactivated by programming IFER[FACT] = 0“ with “the filter must first be
activated by programming IFER[FACT] = 1“
Section 21.8.2.4.1, Automatic resynchronization method
now is a section
Section 21.8.3.1, LIN timeout mode
: changed sentence “Setting the LTOM bit“ with
“Resetting the LTOM bit“
Section 21.8.3.2, Output compare mode
: changed sentence “Programming
LINTCSR[LTOM] = 0 enables the output compare mode“ with “Programming
LINTCSR[LTOM] = 1 enables the output compare mode“
Chapter 23, Analog-to-Digital Converter (ADC)
Renamed section “Analog watchdog pulse width modulation bus“ with
, and reworded the section
: removed sentence “Interrupts can be individually enabled on a
channel by channel basis by programming the CIMR (Channel Interrupt Mask
Register).“
Section 23.3.8, Power-down mode
: replaced sentence: “If the CTU is enabled and the
CSR[CTUSTART] bit is ‘1’, then the MCR[PWDN] bit cannot be set.“ with “If the CTU
is enabled and the MSR[CTUSTART] bit is ‘1’, then the MCR[PWDN] bit cannot be set.“
Table 23-6 (ADC digital registers)
: removed CIMR0 register, set address as reserved.
Removed “Channel Interrupt Mask Register (CIMR[0])“ section
Chapter 24, Cross Triggering Unit (CTU)
Figure 24-9 (Trigger Generator Sub-unit Input Selection Register (TGSISR))
: converted
fields I14_FE and I14_RE to ‘Reserved’ and implemented fields I4_FE and I4_RE
Figure 24-16 (Trigger handler control register 1 (THCR1))
: changed access type from
read only to read/write
:
Section 26.6.2.13, Comparator Load register 1 (CMPLD1)
: Modified the description of
CMPLD field to read, “Specifies the preload value for the COMP1 register” instead of
“Specifies the preload value for the COMP2 register”.
Table 37-1. Revision history (continued)
Date
Revision
Changes