![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 627](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898627.webp)
Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
627
24.8.1
Trigger Generator Sub-unit Input Selection Register (TGSISR)
0x0088
FR2 — FIFO Right aligned data 2
No
—
0x0000_0000
0x008C
FR3 — FIFO Right aligned data 3
No
—
0x0000_0000
0x00A0
FL0 — FIFO Left aligned data 0
No
—
0x0000_0000
0x00A4
FL1 — FIFO Left aligned data 1
No
—
0x0000_0000
0x00A8
FL2 — FIFO Left aligned data 2
No
—
0x0000_0000
0x00AC
FL3 — FIFO Left aligned data 3
No
—
0x0000_0000
Address: Base + 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R I15_
FE
I15_
RE
0
0
I13_
FE
I13_
RE
I12_
FE
I12_
RE
I11_
FE
I11_
RE
I10_
FE
I10_
RE
I9_
FE
I9_
RE
I8_
FE
I8_
RE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
I7_
FE
I7_
RE
I6_
FE
I6_
RE
I5_
FE
I5_
RE
I4_
FE
I4_
RE
I3_
FE
I3_
RE
I2_
FE
I2_
RE
I1_
FE
I1_
RE
I0_
FE
I0_
RE
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-9. Trigger Generator Sub-unit Input Selection Register (TGSISR)
Table 24-8. TGSISR field descriptions
Field
Description
I15_FE
Input 15 — ext_signals Falling edge Enable
0 Disabled
1 Enabled
I15_RE
Input 15 — ext_signals Rising edge Enable
0 Disabled
1 Enabled
I13_FE
Input 13 — eTimer0 [ETC2] Falling edge Enable
0 Disabled
1 Enabled
I13_RE
Input 13 — eTimer0 [ETC2] Rising edge Enable
0 Disabled
1 Enabled
I12_FE
Input 12 —PWM X[3] Falling edge Enable
0 Disabled
1 Enabled
Table 24-7. FIFO registers (continued)
Offset from
CTU_BASE
Register
Double-
buffered
Synchronization
Reset value