![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 626](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898626.webp)
Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
626
Freescale Semiconductor
0x0016
TGSCCR — TGS Counter Compare Register
Yes
MRS
0x0000
0x0018
TGSCRR — TGS Counter Reload Register
Yes
MRS
0x0000
Table 24-5. SU registers
Offset from
CTU_BASE
Register
Double-
buffered
Synchronization
Reset value
0x001C
CLCR1 — Commands List Control Register 1
Yes
MRS
0x0000_0000
0x0020
CLCR2 — Commands List Control Register 2
Yes
MRS
0x0000_0000
0x0024
THCR1 — Trigger Handler Control Register 1
Yes
MRS
0x0000_0000
0x0028
THCR2 — Trigger Handler Control Register 2
Yes
MRS
0x0000_0000
0x002C –
0x005A
CLRx — Commands List Register x (x = 1,...,24)
Yes
MRS
0x0000
Table 24-6. CTU registers
Offset from
CTU_BASE
Register
Double-
buffered
Synchronization Reset value
0x00C0
CTUEFR — Cross Triggering Unit Error Flag Register
No
—
0x0000
0x00C2
CTUIFR — Cross Triggering Unit Interrupt Flag
Register
No
—
0x0000
0x00C4
CTUIR — Cross Triggering Unit Interrupt Register
No
—
0x0000
0x00C6
COTR — Control ON-Time Register
Yes
MRS
0x0000
0x00C8
CTUCR — Cross triggering unit control register
No
—
0x0000
0x00CA
CTUDF — Cross Triggering Unit Digital Filter
Yes
DFE
0x0000
0x00CC
CTUPCR — Cross Triggering Unit Power Control
Register
No
—
0x0000
Table 24-7. FIFO registers
Offset from
CTU_BASE
Register
Double-
buffered
Synchronization
Reset value
0x006C
FDCR — FIFO DMA Control Register
No
—
0x0000
0x0070
FCR — FIFO Control Register
No
—
0x0000_0000
0x0074
FTH — FIFO Threshold Register
No
—
0x0000_0000
0x007C
FST — FIFO Status Register
No
—
0x0000_0000
0x0080
FR0 — FIFO Right aligned data 0
No
—
0x0000_0000
0x0084
FR1 — FIFO Right aligned data 1
No
—
0x0000_0000
Table 24-4. TGS registers (continued)
Offset from
CTU_BASE
Register
Double-
buffered
Synchronization
Reset value