![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 599](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898599.webp)
Chapter 23 Analog-to-Digital Converter (ADC)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
599
23.4.3.4
Watchdog Threshold Interrupt Mask Register (WTIMR)
Address: Base + 0x0034
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
MSK
WDG
3H
MSK
WDG
2H
MSK
WDG
1H
MSK
WDG
0H
MSK
WDG
3L
MSK
WDG
2L
MSK
WDG
1L
MSK
WDG
0L
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 23-13. Watchdog Threshold Interrupt Mask Register (WTIMR)
Table 23-12. WTIMR field descriptions
Field
Description
MSKWDGxH
This corresponds to the mask bit for the interrupt generated on the converted value being higher
than the programmed higher threshold (for [x = 0..3]). When set the interrupt is enabled.
MSKWDGxL
This corresponds to the mask bit for the interrupt generated on the converted value being lower
than the programmed lower threshold (for [x = 0..3]). When set the interrupt is enabled.