Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
132
Freescale Semiconductor
7.2
External Signal Description
The MC_ME has no connections to any external pins.
7.3
Memory Map and Register Definition
The MC_ME contains registers for:
•
mode selection and status reporting
•
mode configuration
•
mode transition interrupts status and mask control
•
scalable number of peripheral sub-mode selection and status reporting
TEST
This is a chip-wide service mode which is intended to
provide a control environment for device software teting.
software request
from DRUN
system reset
assertion, DRUN
via software
RUN0…3
These are software running modes where most processing
activity is done. These various run modes allow to enable
different clock & power configurations of the system with
respect to each other.
software request
from DRUN or
other RUN0…3,
interrupt event
from HALT0,
interrupt or wakeup
event from STOP0
system reset
assertion, SAFE
via software or
hardware failure,
other RUN0…3
modes, HALT0,
STOP0 via
software
HALT0
This is a reduced-activity low-power mode during which the
clock to the core is disabled. It can be configured to switch
off analog peripherals like clock sources, flash, main
regulator, etc. for efficient power management at the cost of
higher wakeup latency.
software request
from RUN0…3
system reset
assertion, SAFE
on hardware
failure, RUN0…3
on interrupt event
STOP0
This is an advanced low-power mode during which the
clock to the core is disabled. It may be configured to switch
off most of the peripherals including clock sources for
efficient power management at the cost of higher wakeup
latency.
software request
from RUN0…3
system reset
assertion, SAFE
on hardware
failure, RUN0…3
on interrupt event
or wakeup event
Table 7-1. MC_ME Mode Descriptions (continued)
Name
Description
Entry
Exit