Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
155
7.3.2.15
Peripheral Status Register 0 (ME_PS0)
This register provides the status of the peripherals. Please refer to
7.3.2.16
Peripheral Status Register 1 (ME_PS1)
This register provides the status of the peripherals. Please refer to
Access: User read, Supervisor read, Test read
R
0
0
0
0
0
S_Saf
e
tyP
o
rt
0
0
0
0
0
0
0
0
x
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
S_DSPI_2
S_DSPI_1
S_DSPI_0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-16. Peripheral Status Register 0 (ME_PS0)
Access: User read, Supervisor read, Test read
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
S_Fle
x
PWM_0
0
0
S_
eTi
m
e
r_0
0
0
S_CTU
0
S_ADC_0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-17. Peripheral Status Register 1 (ME_PS1)
0