Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
638
Freescale Semiconductor
24.8.12 FIFO control register (FCR)
Address: Base + 0x0070
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
OR_
EN3
OF_
EN3
EMP
TY
_EN3
FULL
_EN3
OR_
EN2
OF_
EN2
EMP
TY
_EN2
FULL
_EN2
OR_
EN1
OF_
EN1
EMP
TY
_EN1
FULL
_EN1
OR_
EN0
OF_
EN0
EMP
TY
_EN0
FULL
_EN0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-21. FIFO control register (FCR)
Table 24-20. FCR field descriptions
Field
Description
OR_EN3
FIFO 3 Overrun interrupt enable
0 Disabled
1 Enabled
OF_EN3
FIFO 3 threshold Overflow interrupt enable
0 Disabled
1 Enabled
EMPTY_EN3
FIFO 3 Empty interrupt enable
0 Disabled
1 Enabled
FULL_EN3
FIFO 3 Full interrupt enable
0 Disabled
1 Enabled
OR_EN2
FIFO 2 Overrun interrupt enable
0 Disabled
1 Enabled
OF_EN2
FIFO 2 threshold Overflow interrupt enable
0 Disabled
1 Enabled
EMPTY_EN2
FIFO 2 Empty interrupt enable
0 Disabled
1 Enabled
FULL_EN2
FIFO 2 Full interrupt enable
0 Disabled
1 Enabled
OR_EN1
FIFO 1 Overrun interrupt enable
0 Disabled
1 Enabled