![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 813](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898813.webp)
Chapter 32 Cyclic Redundancy Check (CRC)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
813
Figure 32-8. DMA-CRC Transmission Sequence
The following sequence, as given in
, shall be applied to manage the reception data flow:
•
DMA/CRC module configuration (context x, channel x) by CPU
CRC_OUTP
CRC_INP
Memory
CRC (context x)
CPU
Transmission Phase 2
CRC_OUTP
CRC_INP
Memory
CRC (context x)
DMA
Transmission Phase 1
CRC Checksum
Tx FIFO
Memory
SPI
DMA
Transmission Phase 3
CRC Checksum
Payload
(mem2mem
channel x)
(mem2periph
channel x)
Payload
Payload