Chapter 20 Deserial Serial Peripheral Interface (DSPI)
MPC5602P Microcontroller Reference Manual, Rev. 4
482
Freescale Semiconductor
20.9.3
Delay settings
shows the values for the delay after transfer (t
DT
) and CS to SCK delay (t
CSC
) that can be
generated based on the prescaler values and the scaler values set in the DSPI
x
_CTARs. The values
calculated assume a 100 MHz system frequency.
20.9.4
MPC5602P DSPI compatibility with QSPI of the MPC500 MCUs
shows the translation of commands written to the TX FIFO command halfword with
commands written to the command RAM of the MPC500 family MCU QSPI. The table illustrates how to
configure the DSPI
x
_CTARs to match the default cases for the possible combinations of the MPC500
family control bits in its command RAM. The defaults for the QSPI are based on a system clock of 40
MHz.
Table 20-28. Delay values
Delay prescaler values
(DSPI_CTAR[PBR])
1
3
5
7
Dela
y
s
caler v
a
lues (DSPI_CT
AR[DT])
2
20.0 ns
60.0 ns
100.0 ns
140.0 ns
4
40.0 ns
120.0 ns
200.0 ns
280.0 ns
8
80.0 ns
240.0 ns
400.0 ns
560.0 ns
16
160.0 ns
480.0 ns
800.0 ns
1.1
s
32
320.0 ns
960.0 ns
1.6
s
2.2
s
64
640.0 ns
1.9
s
3.2
s
4.5
s
128
1.3
s
3.8
s
6.4
s
9.0
s
256
2.6
s
7.7
s
12.8
s
17.9
s
512
5.1
s
15.4
s
25.6
s
35.8
s
1024
10.2
s
30.7
s
51.2
s
71.7
s
2048
20.5
s
61.4
s
102.4
s
143.4
s
4096
41.0
s
122.9
s
204.8
s
286.7
s
8192
81.9
s
245.8
s
409.6
s
573.4
s
16384
163.8
s
491.5
s
819.2
s
1.1 ms
32768
327.7
s
983.0
s
1.6 ms
2.3 ms
65536
655.4
s
2.0 ms
3.3 ms
4.6 ms