Chapter 15 Error Correction Status Module (ECSM)
MPC5602P Microcontroller Reference Manual, Rev. 4
284
Freescale Semiconductor
15.4.2.3
Platform XBAR Master Configuration (PLAMC)
The PLAMC is a 16-bit read-only register identifying the presence/absence of bus master connections to
the device’s AMBA-AHB Crossbar Switch (XBAR). The state of this register is defined by a module input
signal; it can only be read from the IPS programming model. Any attempted write is ignored.
15.4.2.4
Platform XBAR Slave Configuration (PLASC)
The PLASC is a 16-bit read-only register identifying the presence/absence of bus slave connections to the
device’s AMBA-AHB Crossbar Switch (XBAR), plus a 1-bit flag defining the internal platform datapath
width (DP64). The state of this register is defined by a module input signal; it can only be read from the
IPS programming model. Any attempted write is ignored.
Address: Base + 0x0002
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
REV[15:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 15-2. Revision (REV) register
Table 15-3. REV field descriptions
Name
Description
0-15
REV[15:0]
Revision
The REV[15:0] field is specified by an input signal to define a software-visible revision number.
Address Base + 0x0004
Access: User read/-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
AMC[7:0]
W
Reset
0
0
0
0
0
0
0
0
AMC[7:0]
Figure 15-3. Platform XBAR Master Configuration (PLAMC) register
Table 15-4. PLAMC field descriptions
Field
Description
AMC[7:0]
XBAR Master Configuration
0 Bus master connection to XBAR input port
n
is not present.
1 Bus master connection to XBAR input port
n
is present.
Address Base + 0x0006
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R DP64
0
0
0
0
0
0
0
ASC[7:0]
W
Reset
0
0
0
0
0
0
0
0
ASC[7:0]
Figure 15-4. Platform XBAR Slave Configuration (PLASC) register