Chapter 4 Clock Description
MPC5602P Microcontroller Reference Manual, Rev. 4
102
Freescale Semiconductor
4.9.4.4
Low Frequency Reference Register FMPLL_0 (CMU_0_LFREFR_A)
4.9.4.5
Interrupt Status Register (CMU_0_ISR)
Address: Base + 0x000C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
LFREF[11:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 4-15. Low Frequency Reference Register FMPLL_0 (CMU_0_LFREFR_A)
Table 4-14. CMU_0_LFREFR_A fields descriptions
Field
Description
LFREF_A
Low Frequency reference value
These bits determine the low reference value for the FMPLL_0. The reference value is given by:
(LFREF_A[11:0]/16) * (f
RC
/4).
Address: Base + 0x0010
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
FLCI
_0
FHHI
_0
FLLI
_0
OLRI
W
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 4-16. Interrupt Status Register (CMU_0_ISR)
Table 4-15. CMU_0_ISR field descriptions
Field
Description
FLCI_0
FMPLL_0 Clock frequency less than reference clock interrupt
This bit is set by hardware when CK_FMPLL_0 frequency becomes lower than reference clock
frequency (f
RC
/4) value and CK_FMPLL_0 is ‘ON’ and the PLL locked as signaled by the ME. It can be
cleared by software by writing 1.
0: No FLC event
1: FLC event pending