Chapter 8 Reset Generation Module (MC_RGM)
MPC5602P Microcontroller Reference Manual, Rev. 4
188
Freescale Semiconductor
8.3.1.6
Functional Event Short Sequence Register (RGM_FESS)
This register defines which reset sequence will be done when a functional reset sequence is triggered. The
functional reset sequence can either start from PHASE1 or from PHASE3, skipping PHASE1 and
PHASE2.
NOTE
This could be useful for fast reset sequence, for example to skip flash reset.
It can be accessed in read/write in either supervisor mode or test mode. It can be accessed in read in user
mode.
AR_CMU0_OLR
Alternate Request for oscillator frequency lower than reference
0 Generate a SAFE mode request on a oscillator frequency lower than reference event if the
reset is disabled
1 Generate an interrupt request on a oscillator frequency lower than reference event if the reset
is disabled
AR_PLL0
Alternate Request for PLL0 fail
0 Generate a SAFE mode request on a PLL0 fail event if the reset is disabled
1 Generate an interrupt request on a PLL0 fail event if the reset is disabled
AR_CORE
Alternate Request for core reset
0 Generate a SAFE mode request on a core reset event if the reset is disabled
1 Generate an interrupt request on a core reset event if the reset is disabled
AR_JTAG
Alternate Request for JTAG initiated reset
0 Generate a SAFE mode request on a JTAG initiated reset event if the reset is disabled
1 Generate an interrupt request on a JTAG initiated reset event if the reset is disabled
Access: User read, Supervisor read/write, Test read/write
R
SS_EXR
0
0
0
0
0
SS_PLL1
SS_FLASH
SS_L
V
D45
SS_
CMU0_FHL
SS_CMU0_
O
L
R
SS_PLL0
SS_CHKST
OP
SS_SOFT
SS_
CORE
SS
_JT
A
G
W
POR
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 8-7. Functional Event Short Sequence Register (RGM_FESS)
Table 8-7. Functional Event Alternate Request Register (RGM_FEAR) Field Descriptions (continued)
Field
Description