![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 934](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898934.webp)
Chapter 37 Document Revision History
MPC5602P Microcontroller Reference Manual, Rev. 4
934
Freescale Semiconductor
16-Mar-2010
2
Chapter 23, Analog-to-Digital Converter (ADC)
ADC digital registers: Removed Channel Pending Registers (CEOCFR[x]) and Decode
Signals Delay Register (DSDR)
Section 23.3.3, ADC sampling and conversion timing
: Corrected instances of bitfield
name INPSAMPLE to INPSAMP
: Removed content concerning register CEOCFR
Chapter 24, “Cross Triggering Unit (CTU)
Section 24.4.1, “ADC commands list
: Minor editorial change
Section 24.8.13, “FIFO threshold register (FTH)
: Amended and corrected register name
Editorial and formatting changes
“Capture Value 0 Cycle register (CVAL0CYC)” and “Capture Value 1 Cycle register
(CVAL1CYC)” use only bits [13:15] instead of bits[12:15]
Replaced instances of WAIT mode with WAIT/HALT mode
Changed FSTS register reset value from 0x0000 to 0x0303
: Unchanged from previous revision
Chapter 27, “Functional Safety
: Unchanged from previous revision
Chapter 28, “Fault Collection Unit (FCU)
Section 28.1.3.2, “Test mode
: Removed sentence referencing software-triggered faults
not being supported by the FCU_FFGR
Register summary:
– In FCU_FFR, changed field SRF1 to read-only with value 0
– In FCU_FFFR, changed field FRSRF1 to read-only with value 0
Section 28.2.3.2, “Fault Flag Register (FCU_FFR)
: Removed sentence referencing
clearing the software fault flag SRF1; changed field SRF1 to read-only with value 0
Hardware/software fault description: Marked SRF1 as “Not used”
Section 28.2.3.3, “Frozen Fault Flag Register (FCU_FFFR)
: Changed field FRSRF1 to
read-only with value 0
FCU_FER field descriptions: Added note that field ESF1 not implemented
FCU_TER field descriptions: Added note that field TESF1 not implemented
Section 28.2.3.10, “Microcontroller State Register (FCU_MCSR)
: Updated bit values
Section 28.2.3.11, “Frozen MC State Register (FCU_FMCSR)
: Updated bit values
Chapter 29, “Wakeup Unit (WKPU)
: Unchanged from previous revision
Chapter 30, “Periodic Interrupt Timer (PIT)
Section 30.3, “Memory map and registers description
: Minor formatting changes
throughout
Section 30.3.2.1, “PIT Module Control Register (PITMCR)
: Added field MDIS (bit 30)
Chapter 31, “System Timer Module (STM)
: Unchanged from previous revision
Chapter 32, “Cyclic Redundancy Check (CRC)
CRC computation flow: Replaced CRC_CNTX_NUM with "n"
Improved readability of DMA-CRC Transmission Sequence and of DMA-CRC Reception
Table 37-1. Revision history (continued)
Date
Revision
Changes