![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 772](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898772.webp)
Chapter 28 Fault Collection Unit (FCU)
MPC5602P Microcontroller Reference Manual, Rev. 4
772
Freescale Semiconductor
28.2.3.6
Key Register (FCU_KR)
In order to clear a software fault flag in the Alarm state, the FCU_KR must be set to the following value:
0x618B_7A50. Then the software fault flag can be cleared.
User software can clear the software fault flag only after the following instruction is executed. If something
else is done, instead of clearing the flag, the key must be re-entered.
Any wrong key error is ignored.
Address: Base + 0x0010
Access: User read/write, Supervisor read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R ESF
0
ESF
1
ESF
2
ESF
3
ESF
4
0
0
0
0
0
0
0
0
0
0
0
W
Reset
1
1
1
1
1
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R EHF
15
EHF
14
EHF
13
EHF
12
EHF
11
EHF
10
EHF
9
EHF
8
EHF
7
EHF
6
EHF
5
EHF
4
EHF
3
EHF
2
EHF
1
EHF
0
W
Reset
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Figure 28-7. Fault Enable Register (FCU_FER)
Table 28-8. FCU_FER field descriptions
Field
Description
0:4
ESF0–
ESF4
Enable Software Recoverable Fault
0: FCU takes no action on Software recoverable Fault [0:4]
1: FCU goes into Alarm/Fault state on Software recoverable Fault [0:4]
Note. ESF1 not implemented or usable on this device
16:31
EHF15–
EHF0
Enable Hardware Recoverable Fault
0: FCU takes no action on Hardware recoverable Fault [15:0]
1: FCU goes into Alarm/Fault state on Hardware recoverable Fault [15:0]
Address: Base + 0x0014
Access: User read-only, Supervisor read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 28-8. Key Register (FCU_KR)