![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 140](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898140.webp)
Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
140
Freescale Semiconductor
7.3.2
Register Description
Unless otherwise noted, all registers may be accessed as 32-bit words, 16-bit half-words, or 8-bit bytes.
The bytes are ordered according to big endian. For example, the ME_RUN_PC0 register may be accessed
as a word at address 0xC3FD_C080, as a half-word at address 0xC3FD_C082, or as a byte at address
0xC3FD_C083.
7.3.2.1
Global Status Register (ME_GS)
This register contains global mode status.
0xC3FD
_C0C0
…
0xC3FD
_C14C
ME_PCTL0…
143
R
0
DBG_
F
LP_CFG
RUN_CFG
0
DBG_
F
LP_CFG
RUN_CFG
W
R
0
DBG_
F
LP_CFG
RUN_CFG
0
DBG_
F
LP_CFG
RUN_CFG
W
0xC3FD
_C150
…
0xC3FD
_FFFC
reserved
Address
Access: User read, Supervisor read, Test read
R
S_CURRENT_MODE
S_
MT
RA
NS
1
0
0
S_PDO
0
0
S_MVR
S_DFLA
S_CFLA
W
Reset
0
0
0
0
1
1
0
0
0
0
0
1
1
1
1
1
R
0
0
0
0
0
0
0
0
0
S_PLL0
S_XOSC0
S_1
6
MHz_
IRC
S_SYSCLK
W
Reset
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
0
Figure 7-2. Global Status Register (ME_GS)
Table 7-3. MC_ME Memory Map (continued)