Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
156
Freescale Semiconductor
7.3.2.17
Peripheral Status Register 2 (ME_PS2)
This register provides the status of the peripherals. Please refer to
7.3.2.18
Run Peripheral Configuration Registers (ME_RUN_PC0
…
7)
These registers configure eight different types of peripheral behavior during run modes.
Access: User read, Supervisor read, Test read
R
0
0
0
S_PIT
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-18. Peripheral Status Register 2 (ME_PS2)
Table 7-12. Peripheral Status Registers 0…4 (ME_PS0…4) Field Descriptions
Field
Description
S_
<periph>
Peripheral status
— These bits specify the current status of the peripherals in the system. If no
peripheral is mapped on a particular position (i.e., the corresponding
MODS
bit is ‘0’), the
corresponding bit is always read as ‘0’.
0 Peripheral is frozen
1 Peripheral is active
Address 0xC3FD_C080 - 0xC3FD_C09C
Access: User read, Supervisor read/write, Test read/write
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
0
0
0
0
0
0
0
0
R
UN3
R
UN2
R
UN1
R
UN0
DR
UN
SA
FE
TEST
T
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 7-19. Run Peripheral Configuration Registers (ME_RUN_PC0…7)