![NXP Semiconductors SAFE ASSURE Qorivva MPC5601P Reference Manual Download Page 158](http://html.mh-extra.com/html/nxp-semiconductors/safe-assure-qorivva-mpc5601p/safe-assure-qorivva-mpc5601p_reference-manual_1721898158.webp)
Chapter 7 Mode Entry Module (MC_ME)
MPC5602P Microcontroller Reference Manual, Rev. 4
158
Freescale Semiconductor
7.3.2.20
Peripheral Control Registers (ME_PCTL0
…
143)
These registers select the configurations during run and non-run modes for each peripheral.
Table 7-14. Low-Power Peripheral Configuration Registers (ME_LP_PC0…7) Field Descriptions
Field
Description
STOP0
Peripheral control during STOP0
0 Peripheral is frozen with clock gated
1 Peripheral is active
HALT0
Peripheral control during HALT0
0 Peripheral is frozen with clock gated
1 Peripheral is active
Address 0xC3FD_C0C0 - 0xC3FD_C14F
Access: User read, Supervisor read/write, Test read/write
R
0
DBG_F
LP_CFG
RUN_CFG
W
Reset
0
0
0
0
0
0
0
0
Figure 7-21. Peripheral Control Registers (ME_PCTL0…143)
Table 7-15. Peripheral Control Registers (ME_PCTL0…143) Field Descriptions
Field
Description
DBG_F
Peripheral control in debug mode — This bit controls the state of the peripheral in debug mode
0 Peripheral state depends on RUN_CFG/LP_CFG bits and the device mode
1 Peripheral is frozen if not already frozen in device modes.
NOTE
This feature is useful to freeze the peripheral state
while entering debug. For example, this may be used
to prevent a reference timer from running while
making a debug accesses.