Chapter 24 Cross Triggering Unit (CTU)
MPC5602P Microcontroller Reference Manual, Rev. 4
Freescale Semiconductor
641
24.8.15 FIFO Right aligned data
x
(
x
= 0,...,3) (FR
x
)
FULL2
FIFO 2 Full interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
OR1
FIFO 1 Overrun interrupt flag
A read of this bit clears it.
0 Interrupt has not occurred.
1 Interrupt has occurred.
OF1
FIFO 1 threshold Overflow interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
EMP1
FIFO 1 Empty interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
FULL1
FIFO 1 Full interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
OR0
FIFO 0 Overrun interrupt flag
A read of this bit clears it.
0 Interrupt has not occurred.
1 Interrupt has occurred.
OF0
FIFO 0 threshold Overflow interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
EMP0
FIFO 0 Empty interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
FULL0
FIFO 0 Full interrupt flag
0 Interrupt has not occurred.
1 Interrupt has occurred.
Address: Base + 0x0080,...,0x008C
Access: User read-only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
N_CH[4:0]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
DATA
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 24-24. FIFO Right aligned data
x
(
x
= 0,...,3) (FR
x
)
Table 24-22. FST field descriptions (continued)
Field
Description